Sale! View larger

IEEE 1450.6.2-2014

New product

IEEE 1450.6.2-2014 IEEE Standard for Memory Modeling in Core Test Language

standard by IEEE, 06/13/2014

More details

$56.32

-56%

$128.00

More info

Full Description

Scope

SoC test requires reuse of test data and test structures developed for individual cores (designs) when integrated into larger integrated circuits. This standard defines language constructs sufficient to represent the context of a memory core and of the integration of that memory core into an SoC. This facilitates the development and reuse of test and repair mechanisms for memories. This standard also defines constructs that represent the test structures internal to the memory core for reuse in the creation of the tests for the logic outside the memory core. Semantic rules are defined for the language to facilitate interoperability between different entities (the memory core provider, the system integrator, and the automation tool developer) involved in the creation of an SoC. The capabilities are an extension of IEEE Std 1450.6(TM)-2005. As a result of this extension, CTL s limitations of handling memories are addressed.

Purpose

The purpose of this standard is to develop an extension to the CTL language that provides a sufficient description of a memory core to support the development and reuse of test and repair mechanisms for that memory after integration into SoC environment and enable creation of test patterns for the logic on the SoC external to the memory.

Abstract

New IEEE Standard - Active.Reuse of test data and test structures developed for individual cores (designs) when integrated into larger integrated circuits is required for system-on-chip (SoC) tests. This standard defines language constructs sufficient to represent the context of a memory core and of the integration of that memory core into an SoC. This facilitates the development and reuse of test and repair mechanisms for memories. This standard also defines constructs that represent the test structures internal to the memory core for reuse in the creation of the tests for the logic outside the memory core. Semantic rules are defined for the language to facilitate interoperability between different entities (the memory core provider, the system integrator, and the automation tool developer) involved in the creation of an SoC. The capabilities are an extension of IEEE Std 1450.6(TM)-2005. As a result of this extension, CTL s limitations of handling memories are addressed.

Product Details

Published: 06/13/2014 ISBN(s): 9781504416153, 9780738189727, 9780738189734 Number of Pages: 74File Size: 1 file , 920 KB Product Code(s): STD98570, STDPD98570, STDPL98570